Details of Result ID 1246

    • Algorithm
      • Transformation Category:  Cryptographic
      • Transformation:  Hash
      • Group:  SHA-3 Round 3
      • Algorithm:  JH
      • Hash Size [bits]:  256
      • Message Block Size [bits]:  512
      • Other Parameters:  -
      • Specification:  JH_FinalRnd.zip
      • Formula for Message Size After Padding:  -
    • Design
      • Design ID:  113
      • Primary Optimization Target:  Throughput/Area
      • Secondary Optimization Target:  Throughput
      • Architecture Type:  Basic Iterative
      • Description Language:  VHDL
      • Use of Megafunctions or Primitives:  No
      • List of Megafunctions or Primitives:  -
      • Maximum Number of Streams Processed in Parallel:  1
      • Number of Clock Cycles per Message Block in a Long Message:  -
      • Datapath Width [bits]:  512
      • Padding:  No
      • Minimum Message Unit:  -
      • Input Bus Width [bits]:  64
      • Output Bus Width [bits]:  64
      • Implementation URL:  -
      • Shared I/O Bus:  No
      • Throughput Formula:  512/(43*T)
      • Execution Time Formula:  -
      • Source Available:  No
      • Source Code Files:  -
      • Design Entry Date:  2011-09-26
      • Design Modify Date:  2012-05-25
      • Design Name:  JH_x1 (OTF) (256)
      • Comments:  -
    • Platform
      • Device Vendor:  Altera
      • Family:  Stratix III
      • Device:  ep3sl50f780c2
    • Timing
      • Throughput [Mbits/s]:  5,028
      • Requested Synthesis Clock Frequency [MHz]:  -
      • Synthesis Clock Frequency [MHz]:  -
      • Requested Implementation Clock Frequency [MHz]:  -
      • Implementation Clock Frequency [MHz]:  422.300
      • Throughput/ALUTs [(Mbits/s)/ALUTs]:  1.488
    • Resource Utilization
      • ALUTs:  3,380
      • Flip Flops:  2,616
      • DSPs:  0
      • Memory Bits:  0
    • Power and Energy Consumption
      • Estimated Power [mW]:  -
      • Estimated Dynamic Power [mW]:  -
      • Estimated Static Power [mW]:  -
      • Estimated Energy/Bit [mJ/Gbit]:  -
      • Operating Conditions used for Estimation (V, Temp, Etc):  -
      • Measured Power [mW]:  -
      • Measured Dynamic Power [mW]:  -
      • Measured Static Power [mW]:  -
      • Measured Energy/Bit [mJ/Gbit]:  -
      • Operating Conditions used for Measurement (V, Temp, Etc):  -
    • Tool Information
      • Synthesis Tool:  Quartus II
      • Synthesis Tool Version:  10.1
      • Command Line Synthesis Tool Options:  -
      • QSF Script Synthesis Tool Options:  AUTO_DSP_RECOGNITION OFF
        AUTO_RAM_RECOGNITION OFF
        AUTO_ROM_RECOGNITION OFF
        AUTO_SHIFT_REGISTER_RECOGNITION OFF
        MAX_RAM_BLOCKS_M4K 0
        MAX_RAM_BLOCKS_M512 0
        MAX_RAM_BLOCKS_MRAM 0
        set_parameter -name h "256"
        set_parameter -name rc_mode "0"
        set_parameter -name ux "1"
      • Implementation Tool:  Quartus II
      • Implementation Tool Version:  10.1
      • Implementation Tool Options:  --SEED=8001 --ONE_FIT_ATTEMPT=ON --PACK_REGISTER=MINIMIZE_AREA --EFFORT=STANDARD
    • Credits
      • Primary Designer Name(s):  Ekawat Homsirikamol
      • Primary Designer Email(s):  ehomsiri@gmu.edu
      • Co-designer Name(s):  Marcin Rogawski, Kris Gaj
      • Co-designer Email(s):  mrogawsk@gmu.edu, kgaj@gmu.edu
      • Primary Designer Affiliation:  CERG @ GMU
      • Co-Designer Affiliation:  CERG @ GMU
    • Other
      • Result Replication Files:  link
      • Result Entry Date:  2011-09-26
      • Result Modify Date:  2011-09-26
      • Design Entered By:  ice
      • Hidden:  No